## YAMAHA'LSI # YM2149 Software-Controlled Sound Generator (SSG) #### ■ OVERVIEW The SSG (Software-Controlled Sound Generator) is an NMOS-LSI device designed to be capable of music generation. It only requires the microprocessor or microcomputer (CPU) to initialize its register array, thus reducing the load on the CPU. Music generation is carried out by the three sequence square wave generator, noise generator, and envelope generator according to the set parameters. This allows for the generation of music, special effects, warnings, and various other types of sounds. ## **■ FEATURES** - 5V single power supply - Easy connection to 8 bit or 16 bit CPU - Simple connection to external system through 2 sequence 8 bit I/O port - Wide voicing range of 8 octaves - Smooth attenuation by 5 bit envelope generator - Built-in 5 bit D/A convertor - Input of double frequency clock can be handled by built-in clock frequency divider - TTL compatible level - Low power consumption (typical 125mW) - 40 pin plastic DIL package - Pin compatible with AY-3-8910 manuafactured by GI -YAMAHA CORPORATION: YM2149 CATALOG CATALOG No.: LSI-2121492 1992. 9 ## **■ PIN LAYOUT** ## **■ BLOCK DIAGRAM** #### **■ DESCRIPTION OF PINS** #### 1. $DA7 \sim DA0$ This is an 8 bit bidirectional data bus which is used for moving data and addresses between the SSG and CPU. In the read and write modes, DA7 $\sim$ DA0 corresponds to B7 $\sim$ B0 of the register array. In the address mode, DA3 $\sim$ DA0 is used for the register address, and DA7 $\sim$ DA4 is used together with $\overline{A9}$ and A8 for the upper address. ## 2. A8 and $\overline{A9}$ These are the upper address input pins. A8 has pullup resistance while $\overline{A9}$ has pulldown resistance. When the voltage level at A8 while the level at $\overline{A9}$ and DA7 - DA4 is low, the address mode is selected allowing for the fetching of a register address. Connect A8 and $\overline{A9}$ to +5V and ground respectively when not in use. #### 3. RESET Reset is effective when the voltage level is low, and the contents of all registers in the array are reset to "0". This pin has pullup resistance. ## 4. CLOCK Supplies the master clock to the sound generator and envelope generator. This is equipped with a 1/2 frequency divider which allows for the use of a frequency which is 1/2 of the input clock, as the master clock. ## 5. SEL When $\overline{SEL}$ is driven to the high level, the input clock is taken as the master clock. When the voltage level of $\overline{SEL}$ is low, the input clock is divided by 2 to obtain the master clock. This pin has pullup resistance, allowing for full pin compatibility with the AY-3-8910 manufactured by AI, when this pin is not connected to anything. ## 6. BDIR, BC1, and BC2 Controls the external bus (DA7 $\sim$ DA0) and internal bus of the SSG. The following four modes can be set by the bus control decoder. The bus control is redundant, control is possible even when BC5 is connected to +5V. | BDIR | BC2 | BC1 | Mode | |------|-----|-----|----------| | 0 | 0 | 0 | Inactive | | 0 | 0 | 1 | Address | | 0 | 1 | 0 | Inactive | | 0 | 1 | 1 | Read | | 1 | 0 | 0 | Address | | 1 | 0 | 1 | Inactive | | l | 1 | 0 | Write | | 1 | 1 | 1 | Address | Table 1 Bus Control Decoder | BDIR | BC2 | BC1 | Mode | |------|-----|-----|----------| | 0 | 1 | 0 | Inactive | | 0 | 1 | 1 | Read | | 1 | 1 | 0 | Write | | 1 | 1 | 1 | Address | Table 2 Bus control decoder with no redundancy Inactive mode: DA7 $\sim$ DA0 has high impedance. Address mode: DA7 ~ DA0 set to input mode, and address is fetched from register array. Write mode: DA7 ~ DA0 set to input mode, and data is written to register currently being addressed. Read mode: DA7 ~ DA0 set to output mode, and contents of register currently being addressed are output. ## 7. ANALOG CHANNEL A, B, C Each of the three channels is equipped with a D/A convertor which converts the calculated digital values to analog signals for output. ## 8. $IOA7 \sim IOA0$ , $IOB7 \sim IOB0$ These are two 8 bit I/O ports. These ports allow the SSG to be placed between an external system and the CPU for the transfer of data. These pins have a pullup resistance. ## 9. TEST1 Output pin for testing the device. Do not connect to anything. 10. VCC +5V power pin 11. Vss Ground pin #### ■ DESCRIPTION OF FUNCTIONS All functions of the SSG are controlled by the 16 internal registers. The CPU need only write data to the internal registers of the SSG. The SSG itself generates the sound. Sound is generated by the following blocks: • Music generator: Square waves having a different frequency are generated for each channel (A, B, and C). Noise generator: Pseudo-random waveforms are generated (variable frequency). • Mixer: Music and noise output are mixed for the three channels (A, B, and **C**). • Level control: Constant level or variable level is given for each of the three channels (A, B, and C). Constant levels are controlled by the CPU, and variable levels by the envelope generator. • Envelope generator: Generates various types of attenuation (single burst attenuated and re- peated attenuation) • D-A convertor: Sound is output on each of the three channels (A, B, and C) at the level determined by the level control. The CPU can read the contents of the internal registers with no effect on sound. ## 1. Register Array | 0 | | 1 | | | | | | | | | | |-----|-----|---|---|---|---|---|---|---|---|---|--| | 1 " | - 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | } | | | | | | 0 | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Upper addresses (chip select) Lower addresses (register address) Of the ten bit address, the lower addresses DA3 $\sim$ DA0 are used to select the 16 internal registers (register array). The upper addresses are used for chip selection. $\overline{A9}$ and A8 is programmed to 01 while DA7 through DA4 are set to 0000. When the upper addresses match this program in the address mode, a register address (lower four bits DA3 through DA0) is fetched from the register address latch. When the value set in the upper addresses is different from the program value, the bidirectional bus formed from DA7 through DA0 is driven to high impedance. A register address which has been fetched is retained until the nexxt address is fetched, and is not affected by the read, write, or inactive mode. The contents of the register array are shown in Table 3. | Regi | ster Bit | <b>B</b> 7 | B6 | <b>B</b> 5 | B4 | <b>B</b> 3 | <b>B</b> 2 | Bı | <b>B</b> 0 | | | |----------------|------------------------|----------------------------|----------------------------|------------|-----------|------------|------------|----------|------------|--|--| | R <sub>0</sub> | E Calaman A | 8 bit fine tone adjustment | | | | | | | | | | | Rı | Frequency of channel A | | 4 bit rough tone adjustmen | | | | | | | | | | R2 | E | | 8 bit fine tone adjustment | | | | | | | | | | R3 | Frequency of channel B | | | | | 4 bit ro | ough ton | e adjust | ment | | | | R4 | E | | | 8 b | it fine t | one adju | stment | | | | | | R5 | Frequency of channel C | | | | | 4 bit ro | ough ton | e adjust | ment | | | | R6 | Frequency of noise | 5 bit noise frequency | | | | | | | | | | | D - | I/O port and mixer | I/O | | Noise | | | Tone | | | | | | R7 | Settings | IOB | IOA | С | В | A | С | В | A | | | | R8 | Level of channel A | | | | М | L3 | L2 | Lı | Lo | | | | R9 | Level of channel B | | | | М | L3 | L2 | Lı | Lo | | | | RA | Level of channel C | | | | М | L3 | L2 | Lı | Lo | | | | RB | F | 8 bit fine adjustment | | | | | | | | | | | RC | Frequency of envelope | | 8 bit rough adjustment | | | | | | | | | | RD | Shape of envelope | | | | | CONT | ATT | ALT | HOLD | | | | RE | Data of I/O port A | | | 8 bit data | | | | | | | | | RF | Data of I/O port B | | | | 8 bit | data | | | | | | (Register numbers are indicated in hexadecimal notation) Table 3 Register Array ## (1) Setting of music frequencies (controlled by registers $R0 \sim R5$ ) The frequencies of the square wave generated by the music generators for the three channels (A, B, and C) are controlled by registers R0 through R5. R0 and R1 control channel A, R2 and R3 are used for channel B, and R4 and R5 control channel C. The oscillation frequency fT is obtained in the following manner from value of the register TP (decimal). $$f_{\rm T} = \frac{f_{\rm Master}}{16{\rm TP}}$$ $f_{\text{Master}}$ is the frequency of the master clock (this is the input click frequency when $\overline{\text{SEL}}$ is high, and 1/2 of this frequency when low). ## (2) Setting of noise generator (controlled by register R6) The noise frequency fN is obtained from the register value NP (decimal) in the following manner. $$f_{\text{N}} = \frac{f_{\text{Master}}}{16\text{NP}}$$ ( $f_{\text{Master}}$ is the frequency of the master clock). 5 bit noise frequency setting value (NP) #### (3) Settings of mixer and I/O ports (controlled by register R7) The mixer is used to combine music and noise components. The combination is determined by bits $B_5 \sim B_0$ of register R7. Sound is output when a "0" is written to the register. Thus, when both the noise and tone are "0", the output is combined by the mixer (refer to Fig. 4). When the noise is "0" and the tone is "1", only the noise signal is output (refer to Fig. 3). When the noise is "1" and the tone is "0", music (square wave) is output (refer to Fig. 2). Nothing is output when both the noise and tone are "1". Selection of input/output for the I/O ports is determined by bits B7 and B6 of register R7. Input is selected when "0" is written to the register bits. (Input is selected for I/O port when "0", and noise or tone can be output when "0") ## (4) Level control (controlled by $R8 \sim RA$ ) The audio level output from the D/A convertors for the three channels (A, B, and C) is adjusted by registers R8, R9, and RA). Mode M selects whether the level is fixed (when M=0) or variable (M=1). When M=0, the level is determined from one of 16 by level selection signals L3, L2, L1, and L0 which compromise the lower four bits. When M=1, the level is determined by the 5 bit output of E4, E3, E2, E1, and E0 of the envelope generator of the SSG. (This level is variable as E4 $\sim$ E0 change over time.) ## (5) Setting of envelope frequency (Controlled by RB and RC) Thus, the envelope repetition frequency fE is obtained as follows from the envelope setting period value EP (decimal): $$f_{\rm E} = \frac{f_{\rm Master}}{256{\rm EP}}$$ (f<sub>Master</sub> is the frequency of the master clock). Envelope rough adjustment register RC Envelope fine adjustment register RB 16 bit envelope period setting value (EP) The period of the actual frequency fEAused for the envelope generated is 1/32 of the envelope repetition period (1/fE). ## (6) Envelope shape control (controlled by RD) The envelope generator couts the envelope clock fEA 32 times for each envelope pattern cycle. The envelope level is determined by the 5 bit output (E4 $\sim$ E0) of the counter. The shape of this envelope is created by increasing, decreasing, stopping, or repeating this counter. The shape is controlled by bits B3 $\sim$ B0 of the register RD. Envelope shape control signals The envelope can take the shapes shown in Table 4 according to combinations of the CONT, ATT, ALT, and HOLD signals. | B <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub><br>HOLD | Envelope shape | |----------------|----------------|----------------|------------------------|----------------| | CONT | 7.1.1 | ALI | HOLD | | | 0 | 0 | × | × | | | 0 | 1 | × | × | | | 1 | 0 | 0 | 0 | | | 1 | 0 | 0 | 1 | | | 1 | 0 | 1 | 0 | | | 1 | () | 1 | 1 | | | 1 | 1 | 0 | 0 | | | 1 | 1 | 0 | 1 | | | 1 | 1 | 1 | 0 | | | 1 | 1 | 1 | 1 | | Table 4 Various envelops shapes ## (7) I/O port data hold (RE and RF) Registers RE and RF are used to store the data written from the CPU to the LO ports. RF is used for IOA, and RF is used for IOB ## 2. D-A Convertor When the maximum amplitude is normalized to 1V, the levels shown in Fig. 1 are obtained. This conversion from linear input to logarithmic output provides a wide dynamic range and a natural feeling of attenuation. (The output contains DC components of approximately 2V. Note that this discussion takes this DC level as the standard (0 level) when dealing with output voltage.) Fig. 1 Output level of DA convertor. The subscripts on the left half of the diagram are the fixed level of the selection signals 1.3, 1.2, 1.1, and 1.0 converted into decima values. The subscripts on the right side are decimal expression of the envelope counter output signals 1.4, 1.3, 1.2, 1.1, and 1.0. Fig. 3. Output waveform of single tone with envelope (RD = XXXX1110). Fig. 3 Output waveform from maxing of three sounds as the fixed agvernaries RA XXX011000 ## ■ ELECTRICAL CHARACTERISTICS ## 1. Maximum allowable ratings | Item | Rating | Units | |---------------------------------------------------------------|-----------------------------------------------|---------------| | Pin voltage Operating ambient temperature Storage temperature | $-0.3 \sim +7.0 \\ 0 \sim 70 \\ -50 \sim 125$ | V<br>°C<br>°C | ## 2. Recommended operating conditions | Item | Symbol | Minimum | Typical | Maximum | Units | |----------------|--------|---------|---------|---------|-------| | Power voltage | Vcc | 4.75 | 5.0 | 5.25 | V | | 1 ower voltage | Vss | 0 | 0 | 0 | V | ## 3. DC characteristice | Item | Symbol | Conditions | Minimum | Typical | Maximum | Units | |----------------------------------------------------------|--------|--------------------------------------------------------------------------|---------|---------|---------|-----------| | • Input pins | | | | | | | | Low level input voltage | VIL | | -0.3 | | 0.8 | v | | High level input voltage | VIH | | 2.2 | | Vcc | V | | Input leak current | ILI | $V_1 = 0 \sim 5V$ (Applicable to CLOCK, BOIR. BC1, BC2, DA0* $\sim$ DA7) | | | 10 | μΑ | | Pullup resistance | RU | (Applicable to IOA0**~IOA7, IOB0**~IOB7, RESET, SEL, A8) | 60 | | 600 | $k\Omega$ | | Pulldown resistance | RD | (Applicable to $\overline{A9}$ ) | 60 | | 600 | kΩ | | <ul> <li>Output pins (except<br/>analog pins)</li> </ul> | | | | | | | | Low level output voltage | Vol | IOL = 1.6 mA, $CL = 100 pF$ | 0 | | 0.4 | V | | High level output voltage | Vон | $IOH = 100 \mu A, CL = 100 pF$ | 2.5 | | Vcc | V | | Output leak current • Analog output pins | ILO | Vo = $0 \sim 5V$ (Applicable to DA0*** $\sim$ DA7) | | | 10 | μΑ | | Maximum output voltage Power supply pins | VOA | Max. level, no mixing, $RL = 1k\Omega$ | 0.96 | | 1.35 | Vp-p | | Power supply current | Icc | | | 25 | 40 | mA | \* : DA0 $\sim$ 7 in input mode \*\* : IOA and IOB in input mode \*\*\* : DA0 $\sim$ 7 have high impedance ## 4. AC characteristics | Item | Symbol | Conditions | Minimum | Typical | Maximum | Units | |-----------------------------------|--------|-----------------------------------------|---------|---------|---------|-------| | • Clock | | | | | | | | Clock frequency | fc | Max. 2MHz when $\overline{SEL}$ is high | 1 1 | | 4 | MHz | | Clock rise time | tr | | | | 50 | ns | | Clock fall time | tf | Refer to Fig. 4 | | | 50 | ns | | Duty | | | 40 | 50 | 60 | % | | <ul><li>Bus control</li></ul> | | | | | | | | Bus control signal switching time | tBD | Refer to Fig. 5 | | | 50 | ns | | • Reset | | | | | | | | Reset pulse width | trw | | 500 | | | ns | | Reset bus control | | Refer to Fig. 6 | | | | | | delay time | trb | | 100 | | | ns | | Address mode | | $\overline{(A9)}$ , A8, DA0 $\sim$ 7 | | | | | | Address setup time | tas | D.C. (E. Z | 300 | | | ns | | Address hold time | tah | Refer to Fig. 7 | 80 | | | ns | | • Write mode | | $(DA7 \sim DA0)$ | | | | | | Write signal time | tow | | 300 | | 10000 | ns | | Data setup time | tDs | Refer to Fig. 8 | 0 | | | ns | | Data hold time | tdh | | 80 | | | ns | | Read mode | | $(DA7 \sim DA0)$ | | | | | | Data access time | tda | Refer to Fig. 9 | | | 400 | ns | | Inactive mode | | $(DA7 \sim DA0)$ | | | | | | High impedance delay time | tTS | Refer to Fig. 9 | | | 100 | ns | ## 5. Capacity | Item | Symbol | Conditions | Minimum | Typical | Maximum | Units | |-------------------------------------|----------|-------------------------|---------|---------|-----------|----------| | Input capacity Output load capacity | C1<br>CL | $f = 1MHz$ $DA0 \sim 7$ | | | 10<br>100 | pF<br>pF | ## 6. Timing diagrams Fig. 4 Clock timing Fig. 5 Bus control timing Fig. 6 Reset timing Switching time of bus control is maximum of 50ns ## **■ EXTERNAL DIMENSIONS** The specifications of this product are subject to improvement changes without prior notice. AGENCY- ## -YAMAHA CORPORATION-YAMAHA CORPORATION Address inquiries to: Semi-conductor Sales Department 203, Matsunokijima, Toyooka-mura, ■ Head Office Iwata-gun, Shizuoka-ken, 438-01 Tel. 0539-62-4918 Fax. 0539-62-50 2-17-11, Takanawa, Minato-ku, Tokyo, 108 Tel. 03-5488-5431 Fax. 03-5488-50 3-12-9, Minami Senba, Chuo-ku, Fax. 0539-62-5054 ■ Tokyo Office Fax. 03-5488-5088 ■ Osaka Office Osaka City, Osaka, 542 ■ U.S.A. Office Shinsaibashi Plaza Bldg. 4F Tel. 06-252-7980 Fax. 06-252-5615 YAMAHA Systems Technology. 100 Century Center Court, San Jose, CA95112 Tel. 408-467-2300 Fax. 408-437-8791